Customer Service:
Mon - Fri: 8:30 am - 6 pm EST

 Historical

IPC J-STD-003C-2013

Solderability Tests for Printed Boards

J-STD-003C prescribes test methods, defect definitions and illustrations for assessing the solderability of printed board surface conductors, attachment lands and plated-through holes utilizing either tin-lead or lead-free solders. This standard is intended for use by both vendor and user. The objective of the solderability test methods described in this standard is to determine the ability of printed board surface conductors, attachment lands and plated-through holes to wet easily with solder and to withstand the rigors of the printed board assembly processes. This standard describes test methods by which both surface conductors (and attachment lands) and plated-through holes may be evaluated for solderability. Revision "C" contains the latest information about gauge repeatability and reproducibility (GR&R) of solderability tests as well as updated illustrations.


Content Provider
Association Connecting Electronics Industries [ipc]


Others Also Bought

Terms and Definitions for Interconnecting and Packaging Electronic Circuits
Document History
Included in Packages
This standard is not included in any packages.
Amendments & Corrections
We have no amendments or corrections for this standard.
ANSI Logo

As the voice of the U.S. standards and conformity assessment system, the American National Standards Institute (ANSI) empowers its members and constituents to strengthen the U.S. marketplace position in the global economy while helping to assure the safety and health of consumers and the protection of the environment.

CUSTOMER SERVICE
NEW YORK OFFICE
ANSI HEADQUARTERS